Transcript
Page
Page
7
6 - Precision Wafer To Wafer Packaging Using Eutectic Metal Bonding -
- Precision Wafer To Wafer Packaging Using Eutectic Metal Bonding -
Figure 2: Formic acid vapor cleaned Cu surface before and after heating to 400C.
The Al-Ge system is also applicable to ternary eutectic reactions between Al
ABSTRACT Eutectic metal bonding of wafers is used in advanced MEMS packaging and 3D integration technologies. A unique feature of eutectic metals is the melting of the solder like alloys that facilitate surface planarization and provide a tolerance to surface topography and particles. Often it is assumed that the alignment in eutectic metal bonding is compromised from the liquid phase transition and precision alignment is not possible. This is not true in advanced wafer level bonding using 2-3um thick metal layers. Precision control of bonding force and temperature prevent the aberrant viscous ow of the metal and prevent wafer slippage. Key words: Eutectic bonding, wafer bonding, MEMS packaging, Au-Sn, Au-Si, Cu-Sn.
PRECISION WAFER TO WAFER PACKAGING USING EUTECTIC METAl BONDING Shari Farrens, Ph.D., Chief Scientist, and Co-Author Sumant Sood, Sr Application Engineer, SUSS MicroTec
INTRODUCTION
and SiGe layers because Al forms a binary eutectic reaction with both Si and Ge. This system is particularly CMOS friendly.
DEPOSITION TECHNIQUES There are two fundamental methods for creating a eutectic seal. The rst method involves deposition of pure materials which then are diffused together until the eutectic composition is reached. Then the eutectic alloy c an be melted and reowed to achieve the seal. By contrast the binary alloy can be
to 400C to see if reoxidation would
the composition necessary to achieve
the solidication of eutectic phases is
occur. It does not and this method is
a eutectic reaction.
inhibited by contamination and oxide
used for Cu-Cu bonding in 3D integra-
layers. In most fabrication facilities the
tion technology.
Eutectic alloys can be plated, sput-
timing of the device wafer and cap wa-
tered or evaporated onto the sub-
fer process are such that one or the
strates. There are several sources
other set of substrates may be queued
historically been achieved with glass
for alloy sputter targets that are ide-
up for bonding before the other. This
frit and anodic bonding techniques.
ally suited to thin layer deposition and
delay time between deposition of metal
However, these techniques are pres-
many of the alloys can be electroplated
layers and actual bonding can lead
ently limiting scaling of devices and are
at eutectic compositions. Because the
to surface oxidation. To achieve high
not appropriate for integration plans for
quality of the electrical connections,
yields and reproducible lots, point of
CMOS compatible MEMS.
as well as the reaction kinetics, are
use surface preparation is advised to
The widespread use of glass frit
adversely affected by impurities the
make sure that metal layers are clean
bonding can be attributed to its toler-
deposition should be done as clean
ance to particles and surface topogra-
as possible. Incorporation of oxygen
Based on experience in die-to-die
phy, hermetic quality of the seals, and
and other gases in the thin lms during
and C4NP advanced bumping tools it
deposition can lower the diffusion rates
has been established that formic acid
dramatically as will impurities from the
vapor cleaning is very effective for most
hermeticity levels, are equally tolerate
electroplating bath.
eutectic alloys, low temperature sol-
to roughness and particles and enable It is necessary to use adhesion layers
EUTECTIC REACTIONS A eutectic reaction is a triple point in a binary phase diagram in which the
Figure 1: Au-Si Binary Phase Diagram
liquid metal solidies into a solid alloy
Bottom Side Aignment with Digitized Image
when using metal seal technologies.
Vapor phase cleaning can be accom-
The semiconductor surfaces or glass
plished in batch processing or as a one
surfaces should be properly cleaned to
wafer at a time, point of use, cleaning.
remove any previous photoresist layers
In both cases the wafer(s) are placed in
or other materials remaining from ear-
a closed chamber or cleaning station.
alloys of Au and Si will consist of a two
lier etching or patterning steps. Stan-
id + liquid equilibrium region. Because
achieved. The morphology of the grains
phase mixture of α and β. When an al-
dard substrate cleaning methods be-
duced and the surfaces oxides are re-
the solidication is immediately realized
within the eutectic solid are very small
loy of 2.85wt Si is heated the solid will
fore metal deposition include standard
moved. The wafers are then rinsed in DI
the atomic rearrangements necessary
and best described as “feather-like”.
immediately turn to liquid above 363C
RCA1 and RCA2 or Piranha (sulfuric
water and spun dry in the cleaning sta-
to establish the equilibrium distribution
This ne grained interdigitated structure structure
avoiding both the α+liquid and β+liquid
acid, water and hydrogen peroxide).
tion. In automated bond cluster tools
To remove organics or to clean metal
such as the SUSS MicroTec ABC200
surfaces dry plasma treatments have
this is done with one or two wafers si-
Eutectic Composition
two phase regions.
grain size limits interdiffusion and corrosion.
MATERIAlS SYSTEMS
been effective.
with Transparent Wafer
in the removal of surface oxides. [2,3]
of phases in the alloy is not fully
Eutectic Temperature
Bottom Side Aignment
ders, and aluminum as well as copper
without going through a two phase, sol-
is extremely rigid and strong. The ne Aoy
Figure 3: Position of optics for wafer to wafer bond alignment.
just prior to bonding.
parison, eutectic alloys provide better
device scaling and integration.
spun dry. Then the wafer was heated
The diffusion of metals as well as
Hermetic packaging of sensors has
inexpensive processing costs. In com-
Table 1: Eutectic Alloys used in MEMS Packaging
SURFACE PREPARATION
deposited as a single layer already at
The formic acid vapors are intro-
IR Aignment
multaneously for increased throughput.
A-Ge
419 C
49/51 wt%
Figure 1 is the phase diagram for
There are several alloys choices
Au-Ge
361 C
28/72 wt%
Au-Si. This phase diagram is a classic
based on Cu or Au eutectic metallur-
Typical adhesion layers include T iW,
the surface of the metals and prevents
Au-In
156 C
1/99 wt%
eutectic example in which the pure
gies. Table 1 shows the commonly used
TiN, W, Cr, Ni and vary with the sub-
reoxidation during the rinse, dry and
Au-Si
363 C
97/3 wt%
alloys along with the eutectic composi-
strate used. The adhesion layer is very
Au-Sn
280 C
20/80 wt%
fcc Au phase is denoted as α and the pure silicon diamond cubic phase
tions and the eutectic temperature.
important to ensure that the strength of
Figure 2 shows a copper surface that
is β. The diagram shows that there is
All of these alloys have been used in
the interface is not limited by thin lm
was cleaned with the formic acid vapor,
The formic acid treatment passivates
alignment process that follows.
Inter-Substrate Aignment
Page
Page
9
8 - Precision Wafer To Wafer Packaging Using Eutectic Metal Bonding -
- Precision Wafer To Wafer Packaging Using Eutectic Metal Bonding -
AlIGNMENT TARGETS
The reaction time is generally short
Alignment targets play an important
for eutectic bonds when the reaction is
role in achieving good quality bond
driven from melting an alloy layer. When
alignment. In addition some target de-
the diffusion reaction is used the recipe
signs also facilitate process control and
may be lengthened by several min-
monitoring, For example, the alignment
utes. Once the material is in the liquid
key shown in gure 4 contains both a
state only a few minutes are required to
standard cross and box style alignment
equilibrate the composition and reow
key as well as graduated scales along
the interface. Cooling can be done as
the x- and y-axes. During process de-
rapidly as stress conditions in the de-
velopment the scales can be used to
vice or sample will allow.
accurately determine systematic shifts Figure 4: Male and female alignment keys with graduate xand y- axis scales.
and rotation that may occur during
Figure 7: Hermeticity results from 14 Au-Si eutectic sealed devices from reference 5 and 6.
time from the wafer edge. Later genera-
analysis and not used for alignment.
Equally important is the uniformity of
pulled one at a time, however a funda-
The standard male and female keys are
the applied force and the parallelism of
mental problem still existed; if the wafer
used by the operator or the image rec-
the bond chucks to the surface of the
stack is pinned only in the center it is
ognition system for overlay alignment.
wafers. If the force is not applied di-
still free to rotate about the z-axis.
the alignment or bonding steps. Note that the graduated scales are used for
AlIGNMENT TECHNIQUES Alignment techniques are separated in to methods which align to live target images and those that use stored image
Figure 5 shows an image of one of
rectly perpendicular to the interface the
In addition many times the center
alignment. During live image alignment
the keys after bonding. In this exam-
molten alloy will squeeze into unwanted
pin causes harm to delicate dice in the
the image of both the device and the
ple the x-axis is perfectly aligned and
areas and distortion of the bond lines
center of the wafer. The solution is new
cap wafer alignment keys are viewed
the center of the graduated scales is
will result. In extreme cases the molten
control software that allows for only one
simultaneously. This has the advantage
aligned. On the y-axis verniers the pat-
alloy can be extruded in to the cavity or
clamp to be lifted leaving the other two
that throughout the alignment process
tern is shifted slightly upwards and the
die structure and prevent device func-
clamps available to conne the wafers
any shifts that might occur because of
rst hash mark is aligned. If this were a
tionality.
in two locations along the edge of the
vibration, clamping or other mechanical
0.5 μm vernier then the measurement
In many applications the parts that
wafer stack. After the rst clamp is lifted
would imply that at most the misalign-
are being bonded have cav ities. To en-
the spacer is removed and the clamp
ment in this example is +/-0 μm in x and
sure that the cavities are lled with the
is put back down on the stack. Then
+0.5 μm in y. Verniers can be scaled to
proper atmosphere, separation ags
the next clamp location is released still
give 0.1, 0.2 or 0.5μm resolution de-
or spacers are used to maintain a gap
leaving two locations pinned in position.
motions can be observed and corrected. With stored images once the position of the initial ducial is found and
Figure 5: Post bond IR image of male and female alignment keys in bonded silicon wafers.
captured (digitally stored to memory) the wafer is clamped into position and
to live images. ISA also aligns to a live
pending upon the desired precision
between upper and lower substrates.
This improved ag retraction method
presumed to be stationary during all
image however, after bonding the mi-
needed.
Spacers are thin shims of metal that are
has been shown to reduce shifting by
remaining teps. However, this can not
croscopes can not access the interface
placed between the wafers at three lo-
seven times.[4] This method, called se-
be veried since the target image is no
again and are not useful for post bond
quential clamp removal is only possible
analysis. The BSA method can be used
BONDING TECHNIQUES AND KNOW-HOW
cations.
longer in the eld of view.
to verify the post bond alignment ac-
Bonding of eutectic alloys requires
The options for alignment techniques
The spacers range from 50-100 μm in thickness and only penetrate the out-
APPlICATIONS AND RESUlTS Eutectic bonds are used for a variety
when there are at least three clamp
of inertia devices such as accelerom-
mechanisms on the bond xture.
eters, gyroscopes, and applications
alignment)
curacy because it is possible to “look
good control over the temperature and
er most 2-3mm of the wafer perimeters.
The bond recipe itself will resemble
such as RF switches and resonators. A
with transparent substrates, BSA with
through” the transparent substrate at
pressure proles in the bonder. This is
The spacers allow gases to be purged
the example shown in gure 6. There
recent publication presented a lengthy
opaque substrates, IR (infrared) align-
any time during the align and bond pro-
directly related to the melting of the alloy.
to and from the cavities throughout the
may be some pump and purge cycles
study of Au-Si eutectic bonded pres-
ment, and ISA (intersubstrate) align-
cess. This is also true for the IR method
The viscosity of the alloy is related to
interface via the vacuum pump system
in the initial stages of the recipe to ex-
sure sensors.[5,6] It is rare to nd pub-
ment. Figure 3 is a schematic of the
whenever the metal layers do not ob-
the temperature. As the melt becomes
in the bonder. Once the proper atmo-
change the atmosphere inside the bond
lished hermeticity data and these tests
objective and substrate locations for
scure the eld of view of the target and
hotter the molten metal is more uid.
sphere is established within the cavities,
chamber with one that is typically inert
used encapsulated pirani gauges within
each technique. The BAS w/ transpar-
the wafers have a resistivity greater than
With increased uidity come the pro-
the spacers must be removed prior to
or reducing. Forming gas, hydrogen
the device to monitor the leak rates of
ent substrates and the IR method align
0.01 Ohm-cm (for silicon).
pensity of the wafers to slide relative to
bringing the wafers in contact for nal
mixed with either nitrogen, argon or
the seals over more than one year. The
one another and loose alignment ac-
annealing. Removal of spacers has
helium has been shown to dramatically
study included several eutectic alloys
curacy.
been identied as a source of mechani-
improve yield by suppressing oxidation
and data in Figure 7 is for a diffused
cal motion that can lead to shifting of
and metal lm contamination. The at-
Au-Si eutectic bond showing excellent
the substrates.
mosphere also aids in heat transfer and
results.
include
BSA
(backside
Another reasonthat temperaturecontrol is essential involves ensuring that all
Figure 6: Recipe for Au-Sn eutectic bonding.
tion equipment enabled the ags to be
is preferred to vacuum annealing unless
the locations on the wafer are melted.
Early generation bonders used an all
Many MEMS structures are fragile and
at once removal methodology to retract
care must be taken that when the ap-
the spacers. This was accomplished by
The temperature as well as the force
8-11. Figure 8 shows an example of a
plied force is used the interface is soft
using a center pin to come down from
should be ramped in a controlled fash-
Au-Si eutectic bond on 6” MEMS wa-
and uid. If any areas contain solid met-
the upper pressure plate and press
ion. Force is used to establish physi-
fers. This particular example was driven
al this will not be attened by the ap-
the wafers together in the center. This
cal contract between the surfaces. By
from a diffusion reaction and Sonoscan
plied force and the stress may damage
xed the position of wafers together in
gradually applying the force the metal
acoustic imaging found no voids within
underlying or surrounding structures.
the center only. Then the clamps were
will ow between the wafers and remain
the seal ring area. The blue in this gure
the device requires vacuum sealing.
Several examples of successfully bonded wafers are shown in gure
Figure 8: Sonoscan image of 6” wafers bonded using Au-Si diffusion based Eutectic bonds.
Page
Page
11
10 - Precision Wafer To Wafer Packaging Using Eutectic Metal Bonding -
- Precision Wafer To Wafer Packaging Using Eutectic Metal Bonding -
CONClUSIONS Eutectic alloy bonding is widely used in advanced packaging and MEMS device fabrication for hermetic seals. The processing temperatures of the various alloy choices are below 400C (except the Au-Ge system) and the selfplanarization of the molten metal make this type of bond a very surface topography tolerant method. Alignment methods can include IR, intersubstrate alignment, or backside alignment. The accuracy of the aligned features depends on the choice of alignment method, quality of the targets and thickness of the alloy layer. However, for metal layers 1μm thick or less alignment accuracies of ~2 μm can be expected. It is expected that eutectic alloys will gradually replace some of the glass frit sealing technologies in applications that require device scaling to smaller packages and for integrated devices. The methods and materials systems described here should give some insight into what the possibilities can include. Figure 9: The IR and acoustic image of 200mm wafers bonded using Au-Sn eutectic solder.
Another feature to point out is that
requested alloy system in the demo fa-
of the ceramic substrate the conformal
the edge of the wafer is sealed. This
cilities of Suss MicroTec. Shown in gure
nature of a eutectic sealing technol-
is very important if acoustic imaging is
9 is an example of the IR and Sonoscan
ogy was a desired benet of this bond
used for void detection because when
acoustic image of the bonded 200mm
method.
the edges of the wafer are not sealed,
wafers. The dice were uniformly bonded
capillary action will draw uid into the
at all locations within the wafer.
areas between the die and complicated post bond process ows. Gold tin eutectics have been the most Figure 10: Au to SiGe eutectic bond on 200mm silicon wafer. Acoustic image shows no voids or unbonded areas.
Figure 11: Ceramic packaging using Au-Sn eutectic bonds
REFERENCES 1.
Thaddeus B. Massalski, Binary Alloy Phase Diagrams, 2nd Edition, ASM International, Materials Park, Ohio, Vol. 1, 1990, p. 434.
2.
Eric Laine, et.al., “C4NP – Reliability and Yield Data for Lead Free Wafer Bumping”, IMAPS Device Packaging Conference, Doubletree Hotel, Scottsdale, March 17, 2007.
3.
K. Ruhmer et al., “C4NP: Lead-Free and Low Cost Solder Bumping Technology for Flip Chip and WLCSP”, IWLPC Pan Pacic Conference Oct. 2006, Wyndham Hotel, San Jose, CA.
4.
S. Farrens, “Processing Solutions for Reproducible Submicron 3D Integration”, 3D Architectures for Semiconductor Integration and Packaging Accessing Technological Developments, Applications, and Key Enablers, Oct 22-24, 2007, Hyatt Regency San Francisco Airport Hotel, Burlingame, California. Proceedings to be published.
5.
Mei Y, Lahiji G R, Naja K 2002” A Robust gold-silicon eutectic wafer bonding technology for vacuum packaging”, Solid-State Sensor, Actuator and Microsystem Workshop, Hilton Head, SC, USA, pp. 772-4.
6.
Mitchell J S, Lahiji G R, Naja K., “Reliability and characterization of micropackages in a wafer level Au-Si eutectic vacuum bonding process”, Proc., ASME/Pacic Rim Tech. Conf. Exhibit Integration and Packaging of MEMS, NEMS, and Electronic Systems, InterPack05, San Francisco, CA, July 2005
The last example is a Au to SiGe eutectic bond. Whenever a eutectic
The go ld tin system has also been
forms between two binary phases it will
used on ceramic packages as shown in
be possible to form a ternary eutectic
Figure 11. Due to the surface waviness
phase as well if the remaining binary system also has complete solubility or exhibits a eutectic reaction. In the case of Au a simple eutectic exists between Au-Si at 363C and 2.65wt% Si and between Au-Ge at 419C and 28 at%Ge. Meanwhile, Si and Ge are completely miscible. In gure 11 we show a 200mm wafer bonded by eutectic alloy formation between Au and a SiGe alloy layer on silicon substrates. This process was completed at 420C. Because eutectic alloys melt and are therefore, self planarizing there is no need to CMP (chemical mechanical polishing) the metal layers. The wetting behavior of the alloy to its adhesion layer will assist with connement of the molten ow as long as the force is applied gradually. This eliminates one of the costly processes normally associ-
DR. SHARI FARRENS
SUMANT SOOD
is the inventor of plasma activated substrate bonding and holds several patents for this enabling technology. Dr. Farrens has authored and co-authored over 100 publications on SOI, wafer bonding and nano-technology. With over 15 years of hands-on, worldwide experience in academia and industry she is considered an expert on MEMS and wafer to wafer bonding technologies.
is the Senior Applications Engineer for Wafer Bonders at SUSS Microtec Inc.. His recent experience includes development of plasma enhanced wafer bonding processes for SOI and strained silicon on Insulator (sSOI) applications. Sumant has authored and co-authored more than 15 papers in wafer bonding, SOI, strained silicon and related areas. He received his B.Tech in Electrical Engineering from Punjab Technical University, India and MS in Mi-